## Chapter 3: Transisters:

1). It is desired to amplify a neak signal using an appropriate Encent which can provide moderate bias stability. Which biasing arrangement would you prefer? Also design the circuit for an operating paint of (SV, SMA). Assume the supply rollage to be ISV, and the transistors provided have B & 100.

Soln: The biaring arrangement considered in fixed bias Calso called box-bias), and is shown below.

Given data: Vcc = +15V,



Applying KUL to infant loop me get.

(2) A single stage amplifier has equal input and output load remitances. If an audio sional of RMS rather (00 mV is applied, in produce an amphibed entport of 3V. Calculate the pener gain and express it in decibels.

$$\frac{1}{1.02 \times 10^{-3}} = 0.98 \text{ }$$

Alternatively: Box = 
$$\frac{\alpha_{dc}}{1-\alpha_{dc}} = \frac{0.98}{1-0.98} = 491$$

$$\therefore de = \frac{1 \times 10^{-3}}{1.02 \times 10^{-3}} = 0.980399 \qquad \therefore Pde = \frac{0.980399}{1-0.98039}$$

point for a honsister in fixed bias configuration as shown blow. Assume \$=100.



Soln: Base bias is called 'fixed bias", since the base current remains constant for a given value of supply notage. In other bias configurations base unent varies based on feedback. The bigger disadrantage of fixed bias is that the bias point ( or Q-point) is largely dependent on But of a boarsister. Buc vaines in with temposature, and also in in difficult to get two · tomniston of same buc, even if they are manufactured similarly. Whally fole vaines from 50 to 200.

In the Och given above,

KB=100 kD

for the input loop: 5 = (100×103)]B + VBE Lets assume VBE=0.7V , . IB= 5-0.7 = 43 MA

1. 1c= 81g= (100)(43 x10-6) = 4.3 mA/

for the output loop: 10 = (1x103) (4.3x1053) + VeE

... VCE = 5.7 V/

. The operating point for the siven circuit is, b(VcE, Ic.) = B(5.7V, 4.3m4).

(5) Analyze how the G-paint shifts for the base bias when to varies from 50 to 60. For inair, Vcc = lav, Re= 2k, and Ro= 150k. for base-bias the rollage or cumon's equations are; VCE = Vcc - IcRc --- 0. 10 = VCC - VBE and Ic= Blo let assume VBE=0.7 V. i) when \$=50 IB = 12-0.7 = 75.33 MA : 3c= (50)(75.33 x 106)=3.77 mA NCE = 12-(3.77×10-3)(2×103) = 4.46 V : Q | = (4.46V, 3.77 mA) /. ii> When p= 50 60 1c=(60)(75.33 x106)= 4.52 MA VCE = 12- (4.52x10-3)(2x103) = 2.96 V : Q = (2.96V, 4.52 mA) Q@B-60 (mh) 6 VeefRe As seen from the graph, the Q@\$=50 Q-pant shifts upwards along the de-badline as & changes pem 50 to 60.

for the circuit shown below find the values of ode, Bdc made In to a desired Ic & SMA, IB = 29MA



Soln:

Now, 
$$4c = \frac{Ic}{IE} = \frac{5 \times 10^{-3}}{5.029 \times 10^{-3}} = 0.99$$
 and  $4c = \frac{Ic}{IB} = 172.4$ 

1) for the circuit shown below, find Is, I cand Ver 1 Re-d.ak, Ro-470k, Vcc=18V, hfE=100 and VBE=0.7V. Also draw the de-load line and indicate the Orpans.



IB = VCC - VBE = 18-0.7. 26.81 µA.

Draw the de-load line milh points A (Vcc, O), and B(O, Vcc)

i.e. A(18V,0) and B(0,8.18m1)



(8) Identity the circuit shown below, find the value of base resistance to make the desice tally ON when the inport terminal whape exceeds &:SV. Assume \$=200, Ic= 4mA and Io=20 MA.



Soln: The circuit is "francistor as a smitch" application, where the relays the relay turns 'ON' when transister in tally ON, and the relays turns OFF when transister is in cut-off.

Giron date: Ic = 4mA, Ip=20 µA, Vin = 2.5V, \$=200 None doc de : Ic = 4mA, Ip=20 µA, Vin = 2.5V, \$=200 None doc de : Ic = 4mA, Ip=20 µA, Vin = 2.5V, \$=200

Vin = IBRB+VBE Ler VBE = 0.7 V

.. RB= Vin-VBE = 2.5-0.7 = 90 ks/

i) Hun B=50

$$I_{c} = \beta I_{B} = (50)(36.81 \, \mu A) = 1.84 \, mA.$$

$$V_{ce} = V_{cc} - I_{c}R_{c} = 18 - (1.84 \times 10^{-3})(2.2 \times 10^{3}) = 13.95 \, V.$$

$$V_{ce} = V_{cc} - I_{c}R_{c} = 18 - (13.95 \, V, 1.84 \, mA)$$

$$V_{ce} = Q_{ce} = Q_$$

De-bodine in drawn with points A (Vec. 0) and B (0, Vee | Rc) i.e. A (18,0) and B (8.18,0).



(1) In a three stage cascaded amphifier, the input rollage is 0.05 Vp-p, giving the output of 150 Vp-p. If the voltage gain of the first stage is do and the lump to the third stage is 15 yp. Then find:

i) The overall rollage gain

ii) Overall gain in dB

iii) Voltage gain of 2nd and 3rd stage.

Soln: The amplifier stages are shown below:



i) Overall rollage gain, 
$$A_{v} = \frac{V_{0}}{V_{i}} = \frac{150}{0.05} = 3.000$$

iii) Voltage gain of Ind stage, Au2 = 
$$\frac{V_2}{V_1}$$

Naw, 
$$A_{14} = \frac{V_1}{V_i^2}$$
 ...  $V_1 = (A_{11}) V_1 = (20)(0.05) = 1 V_1$ 

Voltage gain of 3rd stage, Aly = 
$$\frac{V_0}{V_2} = \frac{150}{15} = 10/1$$

cross-check: 
$$A_{V} = (A_{V_1})(A_{V_2})(A_{V_3})$$
  
=  $(20)(15)(10)$   
=  $3000$ , which is same as (1)